# **Consumer Microcircuits Limited** PRODUCT INFORMATION # FX609 Continuously Variable Slope Delta Modulation (CVSD) Codec With compliments of Island Labs Publication D/609/3 March 1988 Provisional Issue ## **Features** - Full Duplex CVSD Codec - On-Chip Input and Output Filters - Selectable 3 or 4-Bit Compand Algorithm - Programmable Sampling Clocks - Forced Idle Facility - Powersave Facility - Low Power 5V CMOS # Applications - Digital Speech Communications - Time Domain Scramblers - Digital Cordless Telephone - Voice Storage - Digital Delay Lines - Speech Analysis - Multiplexers - General Purpose **FX609** # **Brief Description** The FX609 is an LSI circuit designed as a Continuously Variable Slope Delta Modulation (CVSD) Codec and is intended for use in voice storage, time domain speech scramblers and digital speech communications equipment. Encode input and decoder output analogue filters are incorporated on-chip and use switched capacitor technology. Sampling clock rates can be programmed to 16, 32 or 64k bits/ second from an internal clock generator or may be externally applied in the range 8 to 64k bits/second. Sampling clock frequencies are output for the synchronisation of external circuits. The internal clocks are derived from an on-chip reference oscillator using an externally connected crystal. The encoder has an enable function for use in multiplexer applications. When not enabled, the encoder output is high impedance (three-state). Forced idle facilities in the encoder cause a perfect 1010....output pattern and in the decoder an output voltage of $V_{\rm DD}/2$ . The companding circuits may be operated with a 3 or 4-bit algorithm which is externally selected. The device may be put into standby mode by selection of the powersave facility. The FX609 is a low power, 5 volt CMOS device and is available in 22- pin DIL, 24-pin plastic quad or 28-pin PLCC packages. ## Pin Number ## **Function** | Pin Nu | mber | tuad astic FX609LH 1 | | |---------------|----------------------------|-----------------------------------------|--| | DIL<br>FX609J | Quad<br>Plastic<br>FX609LG | 100000000000000000000000000000000000000 | | | 1 | 1 | 1 | | | | 2 | 2 | | | 2 | 4.00 | | | | 3 | | | | | 4 | 5 | 5 | | | 5 | 6 | 6 | | | | | | | | | | | | | | , | | | | 6 | , | 3 | | | 7 | 8 | 10 | | | 8 | 9 | 11 | | | 9 | 10 | 12 | | | 10 | 11 | 13 | | | 11 | 12 | 14 | | | 12 | 13 | 15,16 | | | 13 | 14 | 17 | | | 14 | 15 | 18,19 | | | 15 | 16 | 20 | | | | 17 | 21 | | | 16 | 18 | 22 | | | | | | | | 17 | 19 | 23 | | | 18 | 20 | 24 | | | 19 | 21 | 25 | | | 20 | 22 | 26 | | | 21 | 23 | 27 | | | | | | | | 机电台 | | | | | | | | | | | | | | | | | | | | 22 | 24 | 28 | | Xtal/Clock: Input to the clock oscillator inverter. A nominal 1.024MHz xtal input or externally derived clock is injected here. See Fig. 2. No connection. Xtal: Output of clock oscillator inverter. No Connection. Encoder Data Clock: A Logic I/O port. External encode clock input or internal data clock output. Clock frequency dependent upon clock mode 1, 2 inputs and xtal frequency (see Clock Mode pins). Encoder Output: The encoder digital output, this is a three state output: | Data Enable | Powersave | <b>Encoder Output</b> | |-------------|-----------|-----------------------| | 1 | 1 | Enabled | | 0 | 1 | High Z (o/c) | | 1 | 0 | V <sub>SS</sub> | #### No Connection. **Encoder Force Idle:** When this pin is at logical '0' the encoder is forced to an idle state and the encoder digital output is 0101, a perfect idle pattern. When this pin is a logical '1' the encoder encodes as normal. Internal $1M\Omega$ Pullup. Data Enable: Data is made available at the encoder output pin by control of this input. See Encoder Output pin. Internal $1M\Omega$ Pullup. #### No Connection. Bias: Normally at $V_{DD}/2$ bias, this pin requires to be externally decoupled by a capacitor, $C_2$ . Internally pulled to $V_{SS}$ when "Powersave" is logical '0'. **Encoder Input:** The analogue signal input. Internally biased at $V_{DD}/2$ , an external $1\mu F$ input coupling capacitor, $C_1$ , is required on this input. See Fig. 2 Note 3 for source impedance details. V<sub>ss</sub>: Negative Supply (GND). No connection. **Decoder Output:** The recovered analogue signal is output at this pin, it is the buffered output of a low pass filter. During "Powersave" this output is o/c. #### No Connection. **Powersave:** A logical '0' at this pin puts most parts of the codec into a quiescent non-operational state. When at a logical '1' the codec operates normally. Internal $1M\Omega$ Pullup. #### No Connection. **Decoder Force Idle:** A logical '0' at this pin gates a 0101...pattern internally to the decoder so that the Decoder Output goes to $V_{DD}/2$ . When this pin is at a logical '1' the decoder operates as normal. Internal $1M\Omega$ Pullup. Decoder Input: Received digital signal input. Internal 1MΩ Pullup. **Decoder Data Clock:** A Logic I/O port. External decode clock input or internal data clock output, dependent upon clock mode 1, 2 inputs, see **Clock Mode** pins. Algorithm: A logical '1' at this pin sets this device for a 3-bit companding algorithm. A logical '0' sets a 4-bit companding algorithm. Internal $1M\Omega$ Pullup. Clock Mode 2: These inputs select encoder and decoder data clock modes. #### Clock Mode 1: Internal $1M\Omega$ pull-ups. | Clock<br>1 | Mode<br>2 | | |------------|-----------|--------------------------------| | 0 | 0 | External Clocks | | 0 | 1 | Internal, $64kb/s = f \div 16$ | | 1 | 0 | Internal, $32kb/s = f + 32$ | | 1 | 1 | Internal, $16kb/s = f + 64$ | Clock rates refer to f = 1.024MHz Xtal/Clock input. During Internal Data Clock operation the data clock frequencies are available at the ports for external circuit synchronisation. Independent or Common data rate inputs to Encode and Decode data clock ports may be employed in the External Clocks mode. V<sub>DD</sub>: Positive Supply: A single +5 volt power supply is required. | Component References | | | | |----------------------|------------|------|--| | Component | Unit Value | Note | | | R <sub>1</sub> | Typ. 1 M | 1 | | | Ro | Selectable | 1 | | | C <sub>1</sub> | 1.0μ | | | | C <sub>2</sub> | 1.0µ | | | | C <sub>3</sub> | 1.0μ | | | | Co | Тур. 33р | 1 | | | C <sub>G</sub> | Typ. 68p | 1 | | | X1 | 1.024 MHz | 1, 2 | | #### Tolerance Resistors $\pm 10\%$ Capacitors $\pm 20\%$ #### NOTES - Xtal circuitry shown is in accordance with CML application note D/XT/1 April '86. - A 1.024 MHz clock/xtal input will yield exactly 16/32/64 kb/s data clock rates. - 3. To prevent unwanted internal oscillations at the encoder input pin, the source impedance to this input must be less than $100\Omega$ . Output noise levels will improve with even lower source impedances. # Fig. 3 Codec Timing Diagrams ### TIMING - t<sub>CH</sub> Clock '1' Pulse Widths 1μs Min. - t<sub>CL</sub> Clock '0' Pulse Widths 1μs Min. - t<sub>IR</sub> Clock Rise Time 100ns Typ. - t<sub>IF</sub> Clock Fall Time 100ns Typ. - t<sub>SU</sub> Data Set-up Time 450ns Max. - t<sub>H</sub> Data Hold Time 600ns Min. - $t_{SU}+t_H$ Data True Time $t_{PCO}$ Clock to Output Delay Time = 750ns Max. Xtal input 1.024 MHz. ## TIMING - t<sub>DR</sub> Data Rise Time 100ns Typ. - t<sub>DF</sub> Data Fall Time 100ns Typ. # **Specifications** ## Absolute Maximum Ratings Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied. Supply voltage Input voltage at any pin (ref $V_{SS} = OV$ ) Output sink/source current (supply pins) (other pins) Total device dissipation @ 25°C Derating Operating temperature range: FX609J FX609LG/LH FX609J -0.3V to 7.0V -0.3 to $(V_{DD} + 0.3V)$ ±30mA ±20mA 800mW Max. 10mW/°C -30°C to +85°C (Ceramic) -30°C to +70°C (Plastic) -55°C to +125°C (Ceramic) -40°C to +85°C (Plastic) ## **Operating Limits** Storage temperature range: All characteristics measured using the following parameters unless otherwise specified: FX609LG/LH $V_{DD} = 5V$ , $T_{amb} = 25$ °C, Xtal/Clock (f) = 1.024 MHz, Sample Rate 32kb/s. [Standard Test Signal 820Hz, ref. 0dB = 489mV (rms)] | Characteristics | See Note | Min. | Typ. | Max. | Unit | |-------------------------------------|----------|------|--------------|------|-----------| | Static Values | | | | | | | Supply Voltage | 1 | 4.5 | 5.0 | 5.5 | V | | Supply Current (Enabled) | | _ | 3.5 | _ | mA | | Supply Current (Powersave) | | _ | 500 | . 2 | μA | | Inputs Logic '1' | | 3.5 | _ | | V | | Inputs Logic '0' | | 5.5 | - | 1.5 | v | | Outputs Logic '1' | | 4.0 | <del>-</del> | 1.5 | | | Outputs Logic '0' | | 4.0 | - | _ | V | | | | _ | _ | 1.0 | V | | Digital Input Impedance | | | 4.2 | | 100 mg | | (logic I/O pins) | | - | 10 | _ | $M\Omega$ | | Digital Input Impedance | | | | | | | (logic input pins, pullup resistor) | 2 | 300 | _ | _ | kΩ | | Digital Output Impedance | | _ | 4 | _ | kΩ | | Analogue Input Impedance | | _ | 100 | _ | kΩ | | Analogue Output Impedance | | _ | 800 | _ | Ω | | Three State Output leakage | | | | | | | Current (output disabled) | | _ | ±4 | | μΑ | | Insertion Loss | | _ | 0 | | dB | | | | | U | - | uБ | | Oynamic Values<br>incoder: | 1 | | | | | | Analogue Signal Input levels | 5 | -30 | | . 0 | dB | | Principal Integrator Frequency | 3 | - 30 | - | +8 | | | Encoder Passband | | | 275 | _ | Hz | | | | | 3400 | | Hz | | Compand Time Constant | | _ | 4 | _ | ms | | Decoder: | | | | | | | Analogue Signal Output levels | 5 | -30 | _ | +8 | dB | | Decoder Passband | | 300 | _ | 3400 | Hz | | | | 300 | _ | 3400 | HZ | | Encoder Decoder (Full codec): | | | | | | | Passband | | 300 | _ | 3400 | Hz | | Stopband | | 6 | _ | 10 | kHz | | Stopband Attenuation | | _ | 60 | _ | dB | | Passband Gain | | | 0 | | | | Passband Ripple | | -3 | U | - | dB | | Output Noise (Input short circuit) | | -3 | _ | +3 | dB | | Perfect Idle Channel Noise | | - | -60 | _ | dB | | (Encode Forced) | | - | -63 | - | dB | | Group Delay Distortion | 3 | | | | | | 1000 - 2600Hz | | _ | _ | 450 | μs | | 600 - 2800Hz | | _ | | 750 | μs | | 500 – 3000Hz | | | | 1.5 | | | (tal/Clock Frequency | | 500 | 1024 | | ms | | tun olook Proquertey | | 500 | 1024 | 1500 | kHz | - Notes: 1. Dynamic characteristics specified at 5V only. - 2. All logic Inputs except, Encoder and Decoder Data Clocks. - 3. Group delay distortion for full codec relative to the delay at 820Hz, -20dB at the encoder input. - 4. Relative timings are shown on Figures 3 and 4. - 5. Recommended values see graph Fig. 7. ## **Codec Performance** Fig. 5 Typical Codec Frequency Response Fig. 6 Typical Variation of Gain with Input Level TI Fi ar To ar pi fo pa fr F ## **Package Outlines** The FX609J, the cerdip package, is illustrated in *Figure 9*. The 'LG' version is shown in *Figure 10*, and the 'LH' version in *Figure 11*. To allow complete identification, the FX609 LG and LH packages have an indent spot adjacent to pin 1 and a chamfered corner between pins 3 and 4 for LG package, between pins 4 and 5 for LH package. Pins number anti-clockwise when viewed from the top (indent side). Fig. 9 FX609J 22-pin DIL Package # **Ordering Information** FX609J 22-pin cerdip DIL FX609LG 24-pin quad plastic encapsulated, bent and cropped. FX609LH 28-lead Plastic leaded chip carrier. # **Handling Precautions** The FX609J/LG/LH is a CMOS LSI circuit which includes input protection. However, precautions should be taken to prevent static discharges which may cause damage. Fig. 10 FX609LG 24-pin Package Fig. 11 FX609LH 28-lead Package CML does not assume any responsibility for the use of any circuitry described. No circuit patent licences are implied and CML reserves the right at any time without notice to change the said circuitry. # CONSUMER MICROCIRCUITS LIMITED 1 WHEATON ROAD · INDUSTRIAL ESTATE EAST WITHAM · ESSEX CM8 3TD · ENGLAND Telephone: (0376) 513833 Telex: 99382 CMICRO G Telefax: (0376) 518247